一区二区三区三上|欧美在线视频五区|国产午夜无码在线观看视频|亚洲国产裸体网站|无码成年人影视|亚洲AV亚洲AV|成人开心激情五月|欧美性爱内射视频|超碰人人干人人上|一区二区无码三区亚洲人区久久精品

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

DshanMCU-R128s2芯片參數(shù)

嵌入式Linux那些事 ? 來源:嵌入式Linux那些事 ? 作者:嵌入式Linux那些事 ? 2023-12-26 10:57 ? 次閱讀
加入交流群
微信小助手二維碼

掃碼添加小助手

加入工程師交流群

芯片特性

- XuanTie 64 bit RISC V C 906 CPU , up to 480 MHz
- HiFi5 Audio DSP up to 400 MHz
- Arm M33 Star MCU , up to 192 MHz

- Memories

  - 1MB SRAM

  - SiP 8 MB/16 MB Flash

  - 8 MB H S PSRAM in R128 S 1
  - 8 MB LS PSRAM & 8 MB HS PSRAM in R128 S2
  - 32 MB HS PSRAM in R128 S3
  - 2048 bit efuse

- Image and Graphics

  - Supports Graphic 2D accelerator with rotate, mixer, and 4 layers
  - Supports RGB output interface, up to 1024 x 768 @60 fps
  - Supports display engine

- Video Input

  - 8 bit parallel CSI interface
  - Supports both online and offline mode for JPEG encoder
  - Supports JPEG encoder, 1920 x 108 8

- Analog Audio Codec

  - 2 DAC channels 24 bit audio codec for R128 S1 and R128 S2
  - 1 DAC channel 24 bit for R128 S3
  - 3 ADC channels
  - Supports USB audio playback
  - Up to 119 dB SNR during DAC playback path (signal through DAC and lineout with A weighted filter)
  - Up to 98 dB SNR during ADC record path (signal through PGA and ADC with A weighted filter)

- One I2S/TDM/PCM external inte rface (I2S0

- Security Engine

  - Symmetrical algorithm: AES, DES, 3DES
  - Hash algorithm: MD5, SHA1, SHA224, SHA256, SHA384, SHA512, HMAC
  - Asymmetrical algorithm: RSA512/1024/2048bit
  - S upports TRNG

- External Peripherals

  - One USB 2.0 DRD
  - Up to 3 UART controllers (UART 0, UART1, UART2)
  - Up to 2 SPI controllers (SPI0, SPI1)
  - Up to 2 TWIs
  - One CIR RX and one CIR TX
  - Up to 8 PWM channels (PWM[ 7 0
  - Up to 7 GPADC input channels (R128 S1 & R128 S2)/8 channels (R128 S3)
  - One LEDC used to control the external intelligent control LED lamp

- Package

  - QFN80, 0.35 mm pitch, 8 mm x 8 mm body

GPIO 復(fù)用

Pin NameGPIO GroupIO TypeFunction 2Function 3Function 4Function 5Function6Function7Function8Function 14
PA0GPIOAI/OIR-RXPWM7TWI0-SCLTWI1-SCLLCD-VSYNCLCD-D2PA-EINT0
PA1/FEL0GPIOAI/OIR-TXFEM-CTRL1IR-RXTWI0-SDATWI1-SDALCD-D3PA-EINT1
PA2/FEL1GPIOAI/OSPI1-CSDMIC-DATA0JTAG-RV-TMSSDC-DATA1I2S-LRCLKJTAG-DSP-TMSLCD-D4PA-EINT2
PA3GPIOAI/OSPI1-CLKDMIC-DATA1JTAG-RV-TDISDC-DATA0I2S-BCLKJTAG-DSP-TDILCD-D5PA-EINT3
PA4GPIOAI/OSPI1-MOSIDMIC-DATA2UART0-TXSDC-CLKI2S-DINPWM1LCD-D6PA-EINT4
PA5GPIOAI/OSPI1-MISODMIC-DATA3JTAG-RV-TDOSDC-CMDI2S-DOUTJTAG-DSP-TDOLCD-D7PA-EINT5
PA6GPIOAI/OSPI1-HOLDDMIC-CLKUART0-RXSDC-DATA3I2S-MCLKLCD-CLKLCD-D14PA-EINT6
PA7GPIOAI/OSPI1-WPOWA-INJTAG-RV-TCKSDC-DATA2JTAG-DSP-TCKLCD-HSYNCLCD-D13PA-EINT7
PA8GPIOAI/OUART0-RXOWA-OUTPWM0OWA-INTWI1-SCLFEM-CTRL2LCD-D12PA-EINT8
PA9GPIOAI/OUART0-TXPWM1LEDCTWI1-SDALCD-DELCD-D15PA-EINT9
PA10GPIOAI/OUART2-RTSIR-RXPWM2TWI1-SCLLCD-D11PA-EINT10
PA11/WUPIO0GPIOAI/OUART2-CTSIR-TXPWM3TWI1-SDA32KOSCOFEM-CTRL1LCD-D10PA-EINT11
PA12/WUPIO1/ LXTAL-INGPIOAI/OUART2-TXTWI0-SCLUART2-RTSIR-RXSPI1-CS/DBI-CSXLCD-VSYNCLCD-D18PA-EINT12
PA13/WUPIO2/ LXTAL-OUTGPIOAI/OUART2-RXTWI0-SDAUART2-CTSIR-TXSPI1-CLK/DBI-SCLKLEDCLCD-D19PA-EINT13
PA14/WUPIO3GPIOAI/OPWM0SPI1-MOSIUART2-RXSIM-DATAUART1-RTSTWI1-SCLLCD-D20PA-EINT14
PA15GPIOAI/OPWM1SPI1-HOLDUART2-TXSIM-CLKUART1-CTSTWI1-SDALCD-D21PA-EINT15
PA16GPIOAI/OTWI0-SCLOWA-INTWI1-SCLUART0-TXIR-RXUART2-TXSWD-TMSPA-EINT16
PA17GPIOAI/OTWI0-SDAOWA-OUTTWI1-SDAUART0-RXIR-TXUART2-RXSWD-TCKPA-EINT17
PA18/WUPIO4GPIOAI/OI2S-MCLKIR-RXIR-TXSPI1-MOSINCSI-HSYNCLCD-VSYNCPA-EINT18
PA19/WUPIO5GPIOAI/OI2S-LRCLKUART1-RTSPWM4DMIC-DATA0SPI1-HOLDNCSI-VSYNCLCD-HSYNCPA-EINT19
PA20/WUPIO6GPIOAI/OI2S-BCLKUART1-CTSPWM5DMIC-DATA1SPI1-WPNCSI-PCLKLCD-CLKPA-EINT20
PA21/WUPIO7GPIOAI/OI2S-DINUART1-RXPWM6DMIC-DATA2SPI1-MISONCSI-MCLKLCD-DEPA-EINT21
PA22/WUPIO8GPIOAI/OI2S-DOUTUART1-TXPWM7DMIC-DATA3LEDCNCSI-D0PA-EINT22
PA23/WUPIO9GPIOAI/OI2S-MCLKDCXO-PUP-OUTSWD-SWODMIC-CLKTWI0-SCLPWM0NCSI-D1PA-EINT23
PA24GPIOAI/OSDC-DATA3SPI0-MISOPWM4UART2-RXTWI0-SDASIM-DATANCSI-D6PA-EINT24
PA25GPIOAI/OSDC-CMDSPI0-WPPWM5JTAG-M33-TDOJTAG-RV-TDOSIM-CLKNCSI-D5PA-EINT25
PA26GPIOAI/OSDC-DATA0SPI0-CLKPWM6JTAG-M33-TDIJTAG-RV-TDILEDCNCSI-D3PA-EINT26
PA27GPIOAI/OSDC-DATA1SPI0-HOLDPWM7JTAG-M33-TMSJTAG-RV-TMSSIM-DETNCSI-D2PA-EINT27
PA28GPIOAI/OSDC-DATA2SPI0-CSFEM-CTRL1JTAG-M33-TCKJTAG-RV-TCKSIM-RSTNCSI-D7PA-EINT28
PA29GPIOAI/OSDC-CLKSPI0-MOSIFEM-CTRL2UART2-TXPWM1LEDCNCSI-D4PA-EINT29

For R128-S1/S2

PB0/ADC0GPIOBI/OUART0-TXTWI1-SCLIR-RXUART2-RTSPWM2NCSI-HSYNCPB-EINT0
PB1/ADC1GPIOBI/OUART0-RXTWI1-SDAIR-TXUART2-CTSPWM3NCSI-VSYNCPB-EINT1
PB2/ADC2GPIOBI/OPWM2SPI1-MISOTWI1-SCLSIM-RSTUART1-RXUART2-RTSLCD-D23PB-EINT2
PB3/ADC3GPIOBI/OPWM3SPI1-WPTWI1-SDASIM-DETUART1-TXUART2-CTSLCD-D22PB-EINT3
PB4/ADC4GPIOBI/OPWM4LCD-DEPB-EINT4
PB14/ADC6GPIOBI/OUART1-TXNCSI-PCLKPB-EINT14
PB15/ADC7GPIOBI/OUART1-RXPWM0NCSI-MCLKPB-EINT15

For R128-S3

PB0/ADC0GPIOBI/OUART0-TXTWI1-SCLIR-RXUART2-RTSPWM2NCSI-HSYNCPB-EINT0
PB1/ADC1GPIOBI/OUART0-RXTWI1-SDAIR-TXUART2-CTSPWM3NCSI-VSYNCPB-EINT1
PB2/ADC2GPIOBI/OPWM2SPI1-MISOTWI1-SCLSIM-RSTUART1-RXUART2-RTSLCD-D23PB-EINT2
PB3/ADC3GPIOBI/OPWM3SPI1-WPTWI1-SDASIM-DETUART1-TXUART2-CTSLCD-D22PB-EINT3
PB4/ADC4GPIOBI/OUART1-RTSSDC-CLKSPI0-CSPWM4LCD-DEPB-EINT4
PB5/ADC5GPIOBI/OUART1-CTSSDC-DATA1SPI0-MOSIPWM5PB-EINT5
PB6GPIOBI/OUART1-TXSDC-DATA0SPI0-CLKPWM6PB-EINT6
PB7GPIOBI/OUART1-RXSDC-DATA3SPI0-HOLDPWM7PB-EINT7
PB14/ADC6GPIOBI/OUART1-TXSDC-DATA2SPI0-WPNCSI-PCLKPB-EINT14
PB15/ADC7GPIOBI/OUART1-RXSDC-CMDSPI0-MISOPWM0NCSI-MCLKPB-EINT15

信號(hào)描述

Signal NameDescriptionType
HS-PSRAM PHY IO
VDD12-PSMPower Supply of PSRAMP
RF0
ANT0Antenna of RF0A
HXTAL-INDigital Compensated Crystal Oscillator InputAI
HXTAL-OUTDigital Compensated Crystal Oscillator OutputAO
VCC33-RFPA0Power Supply of RF0 InputP
VCC18-TX0Power Supply of RF0 InputP
VCC18-ANA0Power Supply of RF0 Analog/RF InputP
Note: HXTAL is the system clock of the whole chip, which includes the clocks required by the RF module and other modules.
RF1
ANT1Antenna of RF1A
VCC33-RFPA1Power Supply of RF1 InputP
VDD18-TX1Power Supply of RF1 InputP
VCC18-ANA1Power Supply of RF1 Analog/RF InputP
PMU
VIN-VBATVBAT System Power InputP
VDD-RTCRTC PowerP
VDD-AONVDD-AON Power Supply of AON DomainP
VDD-DSPVDD-DSP Power Supply of DSPP
LXPower Supply of DCDC OutputP
EXT-LDO33VDD-3V3 Power Output of 3.3VP
VDD-SENSEPower Supply of Internal LDO InputP
VDD-SYSPower Supply for SystemP
RESET
CHIP-PWDSystem Power on ResetI
RSTNSystem ResetI
USB
VC33-USBPower Supply of USBP
USB-DMUSB Data Signal DMA I/O
USB-DPUSB Data Signal DPA I/O
Audio Codec
MBIASMaster Analog Microphone Bias Voltage OutputAO
MICIN1PMicrophone Positive Input 1AI
MICIN1NMicrophone Negative Input 1AI
MICIN2PMicrophone Positive Input 2AI
MICIN2NMicrophone Negative Input 2AI
MICIN3PMicrophone Positive Input 3AI
MICIN3NMicrophone Negative Input 3AI
VRA1Reference VoltageAO
VRA2Reference VoltageAO
AGNDAnalog GroundG
AVCCPower Supply for Analog PartP
LOUTRNStereo Lineout Output Right Negative ChannelAO
LOUTRPStereo Lineout Output Right Positive ChannelAO
LOUTLPStereo Lineout Output Left Positive ChannelAO
LOUTLNStereo Lineout Output Left Negative ChannelAO
Power
VCC-IO1Power Supply of IO1 DomainP
VCC-IO2Power Supply of IO2 DomainP
CIR Receiver
IR-RXConsumer Infrared ReceiverI/O
CIR Transmitter
IR-TXConsumer Infrared TransmitterI/O
SPI
SPI0-CSSPI0 Chip Select Signal, Low ActiveI/O
SPI0-CLKSPI0 Clock SignalI/O
SPI0-MOSISPI0 Master Data Out, Slave Data InI/O
SPI0-MISOSPI0 Master Data In, Slave Data OutI/O
SPI0-WPSPI0 Write Protect, Low ActiveI/O
SPI0-HOLDSPI0 Hold SignalI/O
SPI1-CSSPI1 Chip Select Signal, Low Active/Chip Select Signal, Low ActiveI/O
SPI1-CLKSPI1 Clock Signal/Serial Clock SignalI/O
SPI1-MOSISPI1 Master Data Out, Slave Data In/Data Output SignalI/O
SPI1-MISOSPI1 Master Data In, Slave Data Out/Data Input Signal/Tearing Effect Input/DCX pin is the select output signal of data and commandI/O
SPI1-HOLDSPI1 Hold Signal/ DCX pin is the select output signal of data and command/When DBI operates in dual data lane format, the RGB666 format 2 can use WRX to transfer dataI/O
SPI1-WPSPI1 Write Protect, Low Active/ Tearing Effect InputI/O
UART
UART0-RXUART0 Data ReceiveI/O
UART0-TXUART0 Data TransmitI/O
UART1-RTSUART1 Data Request to SendI/O
UART1-CTSUART1 Data Clear to SendI/O
UART1-RXUART1 Data ReceiveI/O
UART1-TXUART1 Data TransmitI/O
UART2-RTSUART2 Data Request to SendI/O
UART2-CTSUART2 Data Clear to SendI/O
UART2-RXUART2 Data ReceiveI/O
UART2-TXUART2 Data TransmitI/O
PWM
PWM[7:0]Pulse Width Modulation Output Channel0I/O
TWI
TWI0-SCLTWI0 Serial CLOCK SignalI/O
TWI0-SDATWI0 Serial Data SignalI/O
TWI1-SCLTWI1 Serial CLOCK SignalI/O
TWI1-SDATWI1 Serial Data SignalI/O
I2S
I2S-LRCLKI2S sample rate clockI/O
I2S-BCLKI2S Bit Rate ClockI/O
I2S-DINI2S Serial Data InputI/O
I2S-DOUTI2S Serial Data InputI/O
I2S-MCLKI2S Master ClockI/O
SDIO
SDC-CMDSDIO Command SignalI/O
SDC-DATA[3:0]SDIO data SignalI/O
SDC-CLKSDIO clock SignalI/O
DMIC
DMIC-DATA[3:0]Digital MIC Data input signalI/O
DMIC-CLKDigital Microphone Clock OutputI/O
OWA
OWA-INOne Wire Audio InputI/O
OWA-OUTOne Wire Audio OutputI/O
JTAG
JTAG-RV-TMSRISC-V JTAG TMS signalI/O
JTAG-DSP-TMSDSP JTAG TMS signalI/O
JTAG-RV-TDIRISC-V JTAG TDI signalI/O
JTAG-DSP-TDIDSP JTAG TDI signalI/O
JTAG-RV-TDORISC-V JTAG TDO signalI/O
JTAG-DSP-TDODSP JTAG TDO signalI/O
JTAG-RV-TCKRISC-V JTAG TCK signalI/O
JTAG-DSP-TCKDSP JTAG TDO signalI/O
JTAG-M-TDOARM M33 JTAG TDO signalI/O
JTAG-M-TDIARM M33 JTAG TDI signalI/O
JTAG-M-TMSARM M33 JTAG TMS signalI/O
JTAG-M-TCKARM M33 JTAG TCK signalI/O
SWD
SWD-SWOSerial Wire Debug data signalI/O
SWD-TMSSerial Wire Debug TMS signalI/O
SWD-TCKSerial Wire Debug clock signalI/O
System
FEM-CTRL1Front End Module Control, TX-ENI/O
FEM-CTRL2Front End Module Control, RX-ENI/O
SIM-DATASmart Card data signalI/O
SIM-CLKSmart Card clock signalI/O
SIM-DETSmart Card detect signalI/O
SIM-RSTSmart Card reset signalI/O
DCXO
DCXO-PUP-OUTPower Control of External DCDCI/O
LEDC
LEDCIntelligent control LED signal outputI/O
CLOCK
32KOSCO32.768K clock fanoutI/O
LCD
LCD-VSYNCLCD Vertical SyncI/O
LCD-D[7:2]LCD Data OutputI/O
LCD-D[15:10]LCD Data OutputI/O
LCD-D[23:18]LCD Data OutputI/O
LCD-CLKLCD CLOCKI/O
LCD-HSYNCLCD Horizontal SyncI/O
LCD-DELCD Data Output EnableI/O
NCSI
NCSI-HSYNCDVP-CSI Horizontal Sync signalI/O
NCSI-VSYNCDVP-CSI Vertical Sync signalI/O
NCSI-PCLKDVP-CSI pixel clock signalI/O
NCSI-MCLKDVP-CSI master clock signalI/O
NCSI-D[7:0]DVP-CSI data signal[7:0]I/O
Interrupt
PA_EINT[29:0]GPIO A InterruptI/O
PB_EINT[4:0]GPIO B InterruptI/O
PB_EINT[15:14]GPIO B InterruptI/O

R128-S1/R128-S2 與 R128-S3 的引腳區(qū)別

Ball NumberR128-S1/R128-S2 PinR128-S3 Pin
19RSTNVIN-VBAT
20VIN-VBATLX
21LXVDD-SENSE
22VDD-SENSEVCC33-USB
23VCC33-USBUSB-DM
24USB-DMUSB-DP
25USB-DPVDD-SYS
26VDD-SYSVDD12-PSM
27VDD12-PSMPA16
28PA16PA17
29PA17PA15
30PA15PA27
31PA27PA26
32PA26PA29
33PA29PA25
34PA25PA24
35PA24PA28
36PA28PB7
39PB14/ADC6PB6
40PB15/ADC7PB5/ADC5
41PB1/ADC1PB14/ADC6
42PB0/ADC0PB15/ADC7
43PB4/ADC4PB0/ADC0
44VDD-SYSPB1/ADC1
45VCC-IO1PB4/ADC4
46MBIASVDD-SYS
47MICIN1PVCC-IO1
48MICIN1NMBIAS
49MICIN2PMICIN1P
50MICIN2NMICIN1N
51MICIN3PMICIN2P
52MICIN3NMICIN2N
53VRA1MICIN3P
54VRA2MICIN3N
55AGNDVRA1
56AVCCVRA2
57LOUTLNAGND
58LOUTLPAVCC
59LOUTRPLOUTLN
60LOUTRNLOUTLP
聲明:本文內(nèi)容及配圖由入駐作者撰寫或者入駐合作網(wǎng)站授權(quán)轉(zhuǎn)載。文章觀點(diǎn)僅代表作者本人,不代表電子發(fā)燒友網(wǎng)立場(chǎng)。文章及其配圖僅供工程師學(xué)習(xí)之用,如有內(nèi)容侵權(quán)或者其他違規(guī)問題,請(qǐng)聯(lián)系本站處理。 舉報(bào)投訴
  • R128
    +關(guān)注

    關(guān)注

    0

    文章

    41

    瀏覽量

    272
收藏 人收藏
加入交流群
微信小助手二維碼

掃碼添加小助手

加入工程師交流群

    評(píng)論

    相關(guān)推薦
    熱點(diǎn)推薦

    FD60-36S24B3R2 FD60-36S24B3R2

    電子發(fā)燒友網(wǎng)為你提供AIPULNION(AIPULNION)FD60-36S24B3R2相關(guān)產(chǎn)品參數(shù)、數(shù)據(jù)手冊(cè),更有FD60-36S24B3R2的引腳圖、接線圖、封裝手冊(cè)、中文資料、英文資料,F(xiàn)D60-36
    發(fā)表于 03-21 18:33
    FD60-36<b class='flag-5'>S24B3R2</b> FD60-36<b class='flag-5'>S24B3R2</b>

    PFD50-36S24B3R2 PFD50-36S24B3R2

    電子發(fā)燒友網(wǎng)為你提供AIPULNION(AIPULNION)PFD50-36S24B3R2相關(guān)產(chǎn)品參數(shù)、數(shù)據(jù)手冊(cè),更有PFD50-36S24B3R2的引腳圖、接線圖、封裝手冊(cè)、中文資料、英文資料,PFD50-36
    發(fā)表于 03-21 18:31
    PFD50-36<b class='flag-5'>S24B3R2</b> PFD50-36<b class='flag-5'>S24B3R2</b>

    FD50-36S24B3(R)2 FD50-36S24B3(R)2

    電子發(fā)燒友網(wǎng)為你提供AIPULNION(AIPULNION)FD50-36S24B3(R)2相關(guān)產(chǎn)品參數(shù)、數(shù)據(jù)手冊(cè),更有FD50-36S24
    發(fā)表于 03-21 18:31
    FD50-36<b class='flag-5'>S</b>24B3(<b class='flag-5'>R</b>)<b class='flag-5'>2</b> FD50-36<b class='flag-5'>S</b>24B3(<b class='flag-5'>R</b>)<b class='flag-5'>2</b>

    DD10-36E0524A3R2 DD10-36E0524A3R2

    電子發(fā)燒友網(wǎng)為你提供AIPULNION(AIPULNION)DD10-36E0524A3R2相關(guān)產(chǎn)品參數(shù)、數(shù)據(jù)手冊(cè),更有DD10-36E0524A3R2的引腳圖、接線圖、封裝手冊(cè)、中文資料、英文資料,DD10-36E0524A3
    發(fā)表于 03-20 18:48
    DD10-36E0524A3<b class='flag-5'>R2</b> DD10-36E0524A3<b class='flag-5'>R2</b>

    NN2-24D15H6R3 NN2-24D15H6R3

    電子發(fā)燒友網(wǎng)為你提供AIPULNION(AIPULNION)NN2-24D15H6R3相關(guān)產(chǎn)品參數(shù)、數(shù)據(jù)手冊(cè),更有NN2-24D15H6R3的引腳圖、接線圖、封裝手冊(cè)、中文資料、英文資料,NN
    發(fā)表于 03-19 18:49
    NN<b class='flag-5'>2-24D15H6R</b>3 NN<b class='flag-5'>2-24D15H6R</b>3

    FN1-12S15WH6R3 FN1-12S15WH6R3

    電子發(fā)燒友網(wǎng)為你提供AIPULNION(AIPULNION)FN1-12S15WH6R3相關(guān)產(chǎn)品參數(shù)、數(shù)據(jù)手冊(cè),更有FN1-12S15WH6R3的引腳圖、接線圖、封裝手冊(cè)、中文資料、英文資料,F(xiàn)N1-12
    發(fā)表于 03-19 18:45
    FN1-12<b class='flag-5'>S15WH6R</b>3 FN1-12<b class='flag-5'>S15WH6R</b>3

    S參數(shù)轉(zhuǎn)寬帶SPICE模型仿真

    S參數(shù)及優(yōu)缺點(diǎn) S參數(shù),即散射參數(shù),是用于描述傳輸通道頻域特性的一種參數(shù),廣泛應(yīng)用于射頻和微波領(lǐng)
    的頭像 發(fā)表于 12-18 14:08 ?1070次閱讀
    <b class='flag-5'>S</b><b class='flag-5'>參數(shù)</b>轉(zhuǎn)寬帶SPICE模型仿真

    ADC128S022的驅(qū)動(dòng)架構(gòu)參考 ti-adc128s052.c,要如何做移位生成12bit結(jié)果呢?

    ADC128S022的驅(qū)動(dòng)架構(gòu)參考 ti-adc128s052.c, 具體如下圖所示。 上層讀取buf[1], buf[2]請(qǐng)問要如何做移位生成12bit結(jié)果呢?
    發(fā)表于 12-16 06:32

    求助,關(guān)于ADC128S102的采樣速率問題求解

    現(xiàn)采用ADC128S102采集溫度電壓,該芯片的采樣速率在500ksps-1Msps。問題(1)一般ADC采樣速率從0開始,使用時(shí)只要不超過最高采樣率都可以使用,不明白該芯片500ksps最低采樣
    發(fā)表于 12-12 07:47

    ADC128S102EVM評(píng)估模塊

    電子發(fā)燒友網(wǎng)站提供《ADC128S102EVM評(píng)估模塊.pdf》資料免費(fèi)下載
    發(fā)表于 12-05 14:22 ?1次下載
    ADC<b class='flag-5'>128S</b>102EVM評(píng)估模塊

    加密核心是基于Rijndael AES-128,具有192位可編程參數(shù)的加密芯片

    加密芯片 - ALPU-C,該款加密芯片是ALPU系列中的高端IC,其加密核心基于RijntradAES-128,具有192位可編程參數(shù)。它是一個(gè)從設(shè)備,總通過串行總線與單片機(jī)一起運(yùn)行
    的頭像 發(fā)表于 12-04 09:32 ?602次閱讀
    加密核心是基于Rijndael AES-<b class='flag-5'>128</b>,具有192位可編程<b class='flag-5'>參數(shù)</b>的加密<b class='flag-5'>芯片</b>

    DAC128S085為什么無輸出?

    最近做用DAC128S085 的驅(qū)動(dòng)板子,電源3.3V,參考電壓2.05V,在板子上測(cè)試正常。 芯片電路如圖: 用模擬spi和芯片通信 程序第一步設(shè)置芯片為WTM模式(0x900
    發(fā)表于 12-02 06:23

    RDC芯片SC2161(兼容AD2S1210)用于車輛電機(jī)角度控制

    RDC芯片SC2161(兼容AD2S1210)用于車輛電機(jī)角度控制
    的頭像 發(fā)表于 09-24 09:41 ?953次閱讀
    RDC<b class='flag-5'>芯片</b>SC2161(兼容AD<b class='flag-5'>2S</b>1210)用于車輛電機(jī)角度控制

    ESD壓敏電阻MV04E240T2R5產(chǎn)品技術(shù)參數(shù)分析和運(yùn)用

    ESD壓敏電阻MV04E240T2R5產(chǎn)品技術(shù)參數(shù)分析和運(yùn)用
    的頭像 發(fā)表于 09-05 11:50 ?662次閱讀
    ESD壓敏電阻MV04E240T<b class='flag-5'>2R</b>5產(chǎn)品技術(shù)<b class='flag-5'>參數(shù)</b>分析和運(yùn)用

    ADC128S052、ADC128S052-Q1模數(shù)轉(zhuǎn)換器數(shù)據(jù)表

    電子發(fā)燒友網(wǎng)站提供《ADC128S052、ADC128S052-Q1模數(shù)轉(zhuǎn)換器數(shù)據(jù)表.pdf》資料免費(fèi)下載
    發(fā)表于 07-22 11:12 ?0次下載
    ADC<b class='flag-5'>128S</b>052、ADC<b class='flag-5'>128S</b>052-Q1模數(shù)轉(zhuǎn)換器數(shù)據(jù)表