一区二区三区三上|欧美在线视频五区|国产午夜无码在线观看视频|亚洲国产裸体网站|无码成年人影视|亚洲AV亚洲AV|成人开心激情五月|欧美性爱内射视频|超碰人人干人人上|一区二区无码三区亚洲人区久久精品

企業(yè)號(hào)介紹

全部
  • 全部
  • 產(chǎn)品
  • 方案
  • 文章
  • 資料
  • 企業(yè)

華秋商城

元器件現(xiàn)貨采購(gòu)/代購(gòu)/選型一站式BOM配單

1.8w 內(nèi)容數(shù) 99w+ 瀏覽量 2.1k 粉絲

TI處理器SM320C6424-EP

--- 產(chǎn)品詳情 ---

增強(qiáng)型產(chǎn)品 C6424 定點(diǎn) DSP
DSP 1 C64x+
DSP MHz (Max) 700
CPU 32-/64-bit
Operating system DSP/BIOS
Ethernet MAC 10/100
Rating HiRel Enhanced Product
Operating temperature range (C) -40 to 125
  • High-Performance Digital Signal Processor (C6424)
    • 2.5-, 2-, 1.67-, 1.43-ns Instruction Cycle Time
    • 400-, 500-, 600-, 700-MHz C64x+? Clock Rate
    • Eight 32-Bit C64x+ Instructions/Cycle
    • 3200, 4000, 4800, 5600 MIPS
    • Fully Software-Compatible With C64x
    • Commercial and Automotive (Q or S suffix) Grades
    • Low-Power Device (L suffix)
  • VelociTI.2? Extensions to VelociTI? Advanced
    Very-Long-Instruction-Word (VLIW) SM320C64x+? DSP Core
    • Eight Highly Independent Functional Units
      With VelociTI.2 Extensions:
      • Six ALUs (32-/40-Bit), Each Supports Single 32-Bit,
        Dual 16-Bit, or Quad 8-Bit Arithmetic per Clock Cycle
      • Two Multipliers Support Four 16 & times 16-Bit Multiplies
        (32-Bit Results) per Clock Cycle or Eight 8 × 8-Bit
        Multiplies (16-Bit Results) per Clock Cycle
    • Load-Store Architecture With Non-Aligned Support
    • 64 32-Bit General-Purpose Registers
    • Instruction Packing Reduces Code Size
    • All Instructions Conditional
    • Additional C64x+? Enhancements
      • Protected Mode Operation
      • Exceptions Support for Error Detection
        and Program Redirection
      • Hardware Support for Modulo Loop
        Auto-Focus Module Operation
  • C64x+ Instruction Set Features
    • Byte-Addressable (8-/16-/32-/64-Bit Data)
    • 8-Bit Overflow Protection
    • Bit-Field Extract, Set, Clear
    • Normalization, Saturation, Bit-Counting
    • VelociTI.2 Increased Orthogonality
    • C64x+ Extensions
      • Compact 16-bit Instructions
      • Additional Instructions to Support Complex Multiplies
  • C64x+ L1/L2 Memory Architecture
    • 256K-Bit (32K-Byte) L1P Program
      RAM/Cache [Flexible Allocation]
    • 640K-Bit (80K-Byte) L1D Data RAM/Cache
      [Flexible Allocation]
    • 1M-Bit (128K-Byte) L2 Unified Mapped
      RAM/Cache [Flexible Allocation]
  • Endianess: Supports Both Little Endian and Big Endian
  • External Memory Interfaces (EMIFs)
    • 32-Bit DDR2 SDRAM Memory Controller
      With 256M-Byte Address Space (1.8-V I/O)
      • Supports up to 333-MHz (data rate) bus
        and interfaces to DDR2-400 SDRAM
    • Asynchronous 16-Bit Wide EMIF (EMIFA)
      With up to 128M-Byte Address Reach
      • Flash Memory Interfaces
        • NOR (8-/16-Bit-Wide Data)
        • NAND (8-/16-Bit-Wide Data)
  • Enhanced Direct-Memory-Access (EDMA)
    Controller (64 Independent Channels)
  • Two 64-Bit General-Purpose Timers (Each
    Configurable as Two 32-Bit Timers)
  • One 64-Bit Watch Dog Timer
  • Two UARTs (One with RTS and CTS Flow Control)
  • Master/Slave Inter-Integrated Circuit (I2C Bus?)
  • Two Multichannel Buffered Serial Ports (McBSPs)
    • I2S and TDM
    • AC97 Audio Codec Interface
    • SPI
    • Standard Voice Codec Interface (AIC12)
    • Telecom Interfaces – ST-Bus, H-100
    • 128 Channel Mode
  • Multichannel Audio Serial Port (McASP0)
    • Four Serializers and SPDIF (DIT) Mode
  • 16-Bit Host-Port Interface (HPI)
  • 32-Bit 33-MHz, 3.3-V Peripheral Component
    Interconnect (PCI) Master/Slave Interface
  • 10/100 Mb/s Ethernet MAC (EMAC)
    • IEEE 802.3 Compliant
    • Supports Multiple Media Independent Interfaces
      (MII, RMII)
    • Management Data Input/Output (MDIO) Module
  • VLYNQ? Interface (FPGA Interface)
  • Three Pulse Width Modulator (PWM) Outputs
  • On-Chip ROM Bootloader
  • Individual Power-Savings Modes
  • Flexible PLL Clock Generators
  • IEEE-1149.1 (JTAG?) Boundary-Scan-Compatible
  • Up to 111 General-Purpose I/O (GPIO) Pins
    (Multiplexed With Other Device Functions)
  • Packages:
    • 376-Pin Plastic BGA Package, 1.0-mm Ball Pitch
  • 0.09-μm/6-Level Cu Metal Process (CMOS)
  • 3.3-V and 1.8-V I/O, 1.2-V Internal
    (-7/-6/-5/-4/Q6/-Q5/-Q4)
  • 3.3-V and 1.8-V I/O, 1.05-V Internal
    (-7/-6/-5/-4/-L/-Q5)
  • Applications:
    • Telecom
    • Audio
    • Industrial Applications
  • SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS
    • Controlled Baseline
    • One Assembly/Test Site
    • One Fabrication Site
    • Extended Product Life Cycle
    • Extended Product-Change Notification
    • Product Traceability

All trademarks are the property of their respective owners.

The 320C64x+? DSPs (including the SMS320C6424 device) are the highest-performance fixed-point DSP generation in the 320C6000? DSP platform. The C6424 device is based on the third-generation high-performance, advanced VelociTI? very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for digital signal processor applications. The C64x+? devices are upward code-compatible from previous devices that are part of the C6000? DSP platform. The C64x? DSPs support added functionality and have an expanded instruction set from previous devices.

Any reference to the C64x DSP or C64x CPU also applies, unless otherwise noted, to the C64x+ DSP and C64x+ CPU, respectively.

With performance of up to 5600 million instructions per second (MIPS) at a clock rate of 700 MHz, the C64x+ core offers solutions to high-performance DSP programming challenges. The DSP core possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The C64x+ DSP core processor has 64 general-purpose registers of 32-bit word length and eight highly independent functional units?two multipliers for a 32-bit result and six arithmetic logic units (ALUs). The eight functional units include instructions to accelerate the performance in telecom, audio, and industrial applications. The DSP core can produce four 16-bit multiply-accumulates (MACs) per cycle for a total of 2800 million MACs per second (MMACS), or eight 8-bit MACs per cycle for a total of 5600 MMACS. For more details on the C64x+ DSP, see the TMS320C64x/C64x+ DSP CPU and Instruction Set Reference Guide (literature number SPRU732).

The C6424 also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals similar to the other C6000 DSP platform devices. The C6424 core uses a two-level cache-based architecture. The Level 1 program memory/cache (L1P) consists of a 256K-bit memory space that can be configured as mapped memory or direct mapped cache, and the Level 1 data (L1D) consists of a 640K-bit memory space ?384K-bit of which is mapped memory and 256K-bit of which can be configured as mapped memory or 2-way set-associative cache. The Level 2 memory/cache (L2) consists of a 1M-bit memory space that is shared between program and data space. L2 memory can be configured as mapped memory, cache, or combinations of the two.

The peripheral set includes: a 10/100 Mb/s Ethernet MAC (EMAC) with a management data input/output (MDIO) module; a 4-bit transmit, 4-bit receive VLYNQ interface; an inter-integrated circuit (I2C) Bus interface; two multichannel buffered serial ports (McBSPs); a multichannel audio serial port (McASP0) with 4 serializers; 2 64-bit general-purpose timers each configurable as 2 independent 32-bit timers; 1 64-bit watchdog timer; a user-configurable 16-bit host-port interface (HPI); up to 111-pins of general-purpose input/output (GPIO) with programmable interrupt/event generation modes, multiplexed with other peripherals; 2 UARTs with hardware handshaking support on 1 UART; 3 pulse width modulator (PWM) peripherals; 1 peripheral component interconnect (PCI) [33 MHz]; and 2 glueless external memory interfaces: an asynchronous external memory interface (EMIFA) for slower memories/peripherals, and a higher speed synchronous memory interface for DDR2.

The Ethernet Media Access Controller (EMAC) provides an efficient interface between the C6424 and the network. The C6424 EMAC supports 10Base-T and 100Base-TX, or 10 Mbits/second (Mbps) and 100 Mbps in either half- or full-duplex mode, with hardware flow control and quality of service (QOS) support.

The Management Data Input/Output (MDIO) module continuously polls all 32 MDIO addresses in order to enumerate all PHY devices in the system.

The I2C and VLYNQ ports allow C6424 to easily control peripheral devices and/or communicate with host processors.

The rich peripheral set provides the ability to control external peripheral devices and communicate with external processors. For details on each of the peripherals, see the related sections later in this document and the associated peripheral reference guides.

The C6424 has a complete set of development tools. These include C compilers, a DSP assembly optimizer to simplify programming and scheduling, and a Windows? debugger interface for visibility into source code execution.

為你推薦

  • 如何利用運(yùn)算放大器設(shè)計(jì)振蕩電路?2023-08-09 08:08

    使用運(yùn)算放大器設(shè)計(jì)振蕩電路運(yùn)算放大器的工作原理發(fā)明運(yùn)算放大器的人絕對(duì)是天才。中間兩端接上電源,當(dāng)同相輸入大于反相輸入,右側(cè)就會(huì)輸出(接近)電源電壓(Vcc),如果反過(guò)來(lái)小于同相輸入,則輸出0V(負(fù)電源)電壓。在輸出端接上燈泡,假設(shè)我想控制燈泡循環(huán)亮滅,那就需要一會(huì)輸出高電平點(diǎn)亮,一會(huì)輸出低電平熄滅。也就是我需要讓左邊能自動(dòng)變化大小,就能實(shí)現(xiàn)控制燈泡。如何讓電
  • 【PCB設(shè)計(jì)必備】31條布線(xiàn)技巧2023-08-03 08:09

    相信大家在做PCB設(shè)計(jì)時(shí),都會(huì)發(fā)現(xiàn)布線(xiàn)這個(gè)環(huán)節(jié)必不可少,而且布線(xiàn)的合理性,也決定了PCB的美觀(guān)度和其生產(chǎn)成本的高低,同時(shí)還能體現(xiàn)出電路性能和散熱性能的好壞,以及是否可以讓器件的性能達(dá)到最優(yōu)等。在上篇內(nèi)容中,小編主要分享了PCB線(xiàn)寬線(xiàn)距的一些設(shè)計(jì)規(guī)則,那么本篇內(nèi)容,將針對(duì)PCB的布線(xiàn)方式,做個(gè)全面的總結(jié)給到大家,希望能夠?qū)︷B(yǎng)成良好的設(shè)計(jì)習(xí)慣有所幫助。1走線(xiàn)長(zhǎng)度
  • 電動(dòng)汽車(chē)直流快充方案設(shè)計(jì)【含參考設(shè)計(jì)】2023-08-03 08:08

    大功率直流充電系統(tǒng)架構(gòu)大功率直流充電設(shè)計(jì)標(biāo)準(zhǔn)國(guó)家大功率充電標(biāo)準(zhǔn)“Chaoji”技術(shù)標(biāo)準(zhǔn)設(shè)計(jì)目標(biāo)是未來(lái)可實(shí)現(xiàn)電動(dòng)汽車(chē)充電5分鐘行駛400公里?!癈haoji”技術(shù)標(biāo)準(zhǔn)主要設(shè)計(jì)參數(shù)如下:最大電壓:目前1000V(可擴(kuò)展到1500V);最大電流:帶冷卻系統(tǒng)500A(可擴(kuò)展到600A);不帶冷卻系統(tǒng)150-200A;最大功率:900KW。大功率直流充電系統(tǒng)架構(gòu)大功率
  • Buck電路的原理及器件選型指南2023-07-31 22:28

    Buck電路工作原理電源閉合時(shí)電壓會(huì)快速增加,當(dāng)斷開(kāi)時(shí)電壓會(huì)快速減小,如果開(kāi)關(guān)速度足夠快的話(huà),是不是就能把負(fù)載,控制在想要的電壓值以?xún)?nèi)呢?假設(shè)12V降壓到5V,也就意味著,MOS管開(kāi)關(guān)需要42%時(shí)間導(dǎo)通,58%時(shí)間斷開(kāi)。當(dāng)42%時(shí)間MOS管導(dǎo)通時(shí),電感被充磁儲(chǔ)能,同時(shí)對(duì)電容進(jìn)行充電,給負(fù)載提供電量。當(dāng)58%時(shí)間MOS管斷開(kāi)時(shí),由于電感上的電流不能突變,電路通
    2345瀏覽量
  • 100W USB PD 3.0電源2023-07-31 22:27

    什么是PD3.0快充?PD快充協(xié)議全稱(chēng)“USBPowerDelivery”功率傳輸協(xié)議,簡(jiǎn)稱(chēng)為“PD協(xié)議”。2015年11月,USBPD快充迎來(lái)了大版本更新,進(jìn)入到了USBPD3.0快充時(shí)代。USBPD3.0相對(duì)于USBPD2.0的變化主要有三方面:增加了對(duì)設(shè)備內(nèi)置電池特性更為詳細(xì)的描述;增加了通過(guò)PD通信進(jìn)行設(shè)備軟硬件版本識(shí)別和軟件更新的功能,以及增加了數(shù)
    1815瀏覽量
  • 千萬(wàn)不要忽略PCB設(shè)計(jì)中線(xiàn)寬線(xiàn)距的重要性2023-07-31 22:27

    想要做好PCB設(shè)計(jì),除了整體的布線(xiàn)布局外,線(xiàn)寬線(xiàn)距的規(guī)則也非常重要,因?yàn)榫€(xiàn)寬線(xiàn)距決定著電路板的性能和穩(wěn)定性。所以本篇以RK3588為例,詳細(xì)為大家介紹一下PCB線(xiàn)寬線(xiàn)距的通用設(shè)計(jì)規(guī)則。要注意的是,布線(xiàn)之前須把軟件默認(rèn)設(shè)置選項(xiàng)設(shè)置好,并打開(kāi)DRC檢測(cè)開(kāi)關(guān)。布線(xiàn)建議打開(kāi)5mil格點(diǎn),等長(zhǎng)時(shí)可根據(jù)情況設(shè)置1mil格點(diǎn)。PCB布線(xiàn)線(xiàn)寬01布線(xiàn)首先應(yīng)滿(mǎn)足工廠(chǎng)加工能力,
  • 基于STM32的300W無(wú)刷直流電機(jī)驅(qū)動(dòng)方案2023-07-06 10:02

    如何驅(qū)動(dòng)無(wú)刷電機(jī)?近些年,由于無(wú)刷直流電機(jī)大規(guī)模的研發(fā)和技術(shù)的逐漸成熟,已逐步成為工業(yè)用電機(jī)的發(fā)展主流。圍繞降低生產(chǎn)成本和提高運(yùn)行效率,各大廠(chǎng)商也提供不同型號(hào)的電機(jī)以滿(mǎn)足不同驅(qū)動(dòng)系統(tǒng)的需求?,F(xiàn)階段已經(jīng)在紡織、冶金、印刷、自動(dòng)化生產(chǎn)流水線(xiàn)、數(shù)控機(jī)床等工業(yè)生產(chǎn)方面應(yīng)用。無(wú)刷直流電機(jī)的優(yōu)點(diǎn)與局限性?xún)?yōu)點(diǎn):高輸出功率、小尺寸和重量、散熱性好、效率高、運(yùn)行速度范圍寬、低
  • 上新啦!開(kāi)發(fā)板僅需9.9元!2023-06-21 17:43

    上新啦!開(kāi)發(fā)板僅需9.9元!
  • 參考設(shè)計(jì) | 2KW AC/DC數(shù)字電源方案2023-06-21 17:43

    什么是數(shù)字電源?數(shù)字電源,以數(shù)字信號(hào)處理器(DSP)或微控制器(MCU)為核心,將數(shù)字電源驅(qū)動(dòng)器、PWM控制器等作為控制對(duì)象,能實(shí)現(xiàn)控制、管理和監(jiān)測(cè)功能的電源產(chǎn)品。它是通過(guò)設(shè)定開(kāi)關(guān)電源的內(nèi)部參數(shù)來(lái)改變其外特性,并在“電源控制”的基礎(chǔ)上增加了“電源管理”。所謂電源管理是指將電源有效地分配給系統(tǒng)的不同組件,最大限度地降低損耗。數(shù)字電源的管理(如電源排序)必須全部
  • 千萬(wàn)不能小瞧的PCB半孔板2023-06-21 17:34

    PCB半孔是沿著PCB邊界鉆出的成排的孔,當(dāng)孔被鍍銅時(shí),邊緣被修剪掉,使沿邊界的孔減半,讓PCB的邊緣看起來(lái)像電鍍表面孔內(nèi)有銅。模塊類(lèi)PCB基本上都設(shè)計(jì)有半孔,主要是方便焊接,因?yàn)槟K面積小,功能需求多,所以通常半孔設(shè)計(jì)在PCB單只最邊沿,在鑼外形時(shí)鑼去一半,只留下半邊孔在PCB上。半孔板的可制造性設(shè)計(jì)最小半孔最小半孔的工藝制成能力是0.5mm,前提是孔必須
    3159瀏覽量