資料介紹
Today’s class of high-performance FPGAs, such as the Altera? Stratix? III device, provide design engineers with a hardware platform that is capable of addressing the computational requirements needed to implement many
next-generation wireless and video algorithms. Although these devices provide dedicated hardware to implement the
basic building blocks of digital signal processing (DSP) algorithms such as multiply-accumulate (MAC), designers
still must meet the challenges of rapidly taking an algorithm from concept to implementation in the register transfer
level (RTL).
Historically, the design flow consisted of modeling the algorithm functionality in a high-level language such as C++
and then hand-coding it in RTL. This manual method of RTL creation is not only time consuming and error prone, but
often is highly sensitive to back-end routing delay problems. Catapult high-level C++ synthesis has been used to
build ASIC hardware sub-systems such as extremely complex and compute-intensive applications found in wireless,
video, and image processing. Combining Catapult’s ASIC capabilities with Altera Accelerated Libraries provides
designers with a rapid path from algorithms modeled in ANSI C++ to optimized RTL running in FPGA hardware.
Furthermore, this design flow allows designers to directly target the FPGA DSP blocks from C++, easily solving back-end timing problems using high-level synthesis constraints.
next-generation wireless and video algorithms. Although these devices provide dedicated hardware to implement the
basic building blocks of digital signal processing (DSP) algorithms such as multiply-accumulate (MAC), designers
still must meet the challenges of rapidly taking an algorithm from concept to implementation in the register transfer
level (RTL).
Historically, the design flow consisted of modeling the algorithm functionality in a high-level language such as C++
and then hand-coding it in RTL. This manual method of RTL creation is not only time consuming and error prone, but
often is highly sensitive to back-end routing delay problems. Catapult high-level C++ synthesis has been used to
build ASIC hardware sub-systems such as extremely complex and compute-intensive applications found in wireless,
video, and image processing. Combining Catapult’s ASIC capabilities with Altera Accelerated Libraries provides
designers with a rapid path from algorithms modeled in ANSI C++ to optimized RTL running in FPGA hardware.
Furthermore, this design flow allows designers to directly target the FPGA DSP blocks from C++, easily solving back-end timing problems using high-level synthesis constraints.
下載該資料的人也在下載
下載該資料的人還在閱讀
更多 >
- High-performance Embedded Workshop V.3補(bǔ)充文件(關(guān)于如何查看工具鏈版本)
- High-performance Embedded Workshop V.3補(bǔ)充文件(關(guān)于如何查看工具鏈版本) 0次下載
- High-performance Embedded Workshop V.4.08 用戶(hù)手冊(cè)
- High-performance Embedded Workshop HewTargetServer 用戶(hù)手冊(cè) Rev.8.00
- High-performance Embedded Workshop V.4.09 用戶(hù)手冊(cè) Rev.1.00
- DS31415 datesheet(high-performance timing IC) 25次下載
- A High-Performance Data-Path f
- PCM4222,pdf(High-Performance,
- PCM4220,pdf(High-Performance,
- High-performance DSP Implement
- High-performance RF design for
- Designing a High Performance S
- Designing a High Performance S
- High-Performance 16-Point Comp
- High Performance DSP Solutions
- usb主機(jī)控制器位于ahp總線(xiàn)上嗎 326次閱讀
- 雙核dsp和單核dsp的區(qū)別 951次閱讀
- Linux在車(chē)載HPC安全方面的工作原理 504次閱讀
- dsp是什么意思 dsp功放對(duì)音質(zhì)到底有沒(méi)有提升 1.9w次閱讀
- dsp芯片和arm芯片區(qū)別 dsp的應(yīng)用領(lǐng)域 6772次閱讀
- dsp是什么意思 dsp怎么調(diào)音質(zhì)最好 1.2w次閱讀
- DSP芯片的特點(diǎn)與分類(lèi) 2902次閱讀
- SiamRPN:High Performance Visual Tracking with Siamese Region Proposal Network 孿生網(wǎng)絡(luò) 1137次閱讀
- 使用AXI performance monitors(APM)測(cè)試MPSoC DDR訪(fǎng)問(wèn)帶寬 2470次閱讀
- 瑞芯微電子RV1108嵌入式芯片參數(shù)介紹 1.4w次閱讀
- FPGA會(huì)取代DSP嗎?FPGA與DSP區(qū)別介紹 3.6w次閱讀
- DSP芯片主流廠(chǎng)商分析與常用芯片 8.5w次閱讀
- DSP芯片的特點(diǎn)與分類(lèi) 1.1w次閱讀
- 基于EMIF接口的DSP控制系統(tǒng)設(shè)計(jì) 5978次閱讀
- 基于DSP的智能電源系統(tǒng)設(shè)計(jì) 5531次閱讀
下載排行
本周
- 1DC電源插座圖紙
- 0.67 MB | 2次下載 | 免費(fèi)
- 2AN158 GD32VW553 Wi-Fi開(kāi)發(fā)指南
- 1.51MB | 2次下載 | 免費(fèi)
- 3AN148 GD32VW553射頻硬件開(kāi)發(fā)指南
- 2.07MB | 1次下載 | 免費(fèi)
- 4AN111-LTC3219用戶(hù)指南
- 84.32KB | 次下載 | 免費(fèi)
- 5AN153-用于電源系統(tǒng)管理的Linduino
- 1.38MB | 次下載 | 免費(fèi)
- 6AN-283: Σ-Δ型ADC和DAC[中文版]
- 677.86KB | 次下載 | 免費(fèi)
- 7SM2018E 支持可控硅調(diào)光線(xiàn)性恒流控制芯片
- 402.24 KB | 次下載 | 免費(fèi)
- 8AN-1308: 電流檢測(cè)放大器共模階躍響應(yīng)
- 545.42KB | 次下載 | 免費(fèi)
本月
- 1ADI高性能電源管理解決方案
- 2.43 MB | 450次下載 | 免費(fèi)
- 2免費(fèi)開(kāi)源CC3D飛控資料(電路圖&PCB源文件、BOM、
- 5.67 MB | 138次下載 | 1 積分
- 3基于STM32單片機(jī)智能手環(huán)心率計(jì)步器體溫顯示設(shè)計(jì)
- 0.10 MB | 130次下載 | 免費(fèi)
- 4使用單片機(jī)實(shí)現(xiàn)七人表決器的程序和仿真資料免費(fèi)下載
- 2.96 MB | 44次下載 | 免費(fèi)
- 53314A函數(shù)發(fā)生器維修手冊(cè)
- 16.30 MB | 31次下載 | 免費(fèi)
- 6美的電磁爐維修手冊(cè)大全
- 1.56 MB | 24次下載 | 5 積分
- 7如何正確測(cè)試電源的紋波
- 0.36 MB | 17次下載 | 免費(fèi)
- 8感應(yīng)筆電路圖
- 0.06 MB | 10次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935121次下載 | 10 積分
- 2開(kāi)源硬件-PMP21529.1-4 開(kāi)關(guān)降壓/升壓雙向直流/直流轉(zhuǎn)換器 PCB layout 設(shè)計(jì)
- 1.48MB | 420062次下載 | 10 積分
- 3Altium DXP2002下載入口
- 未知 | 233088次下載 | 10 積分
- 4電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191367次下載 | 10 積分
- 5十天學(xué)會(huì)AVR單片機(jī)與C語(yǔ)言視頻教程 下載
- 158M | 183335次下載 | 10 積分
- 6labview8.5下載
- 未知 | 81581次下載 | 10 積分
- 7Keil工具M(jìn)DK-Arm免費(fèi)下載
- 0.02 MB | 73810次下載 | 10 積分
- 8LabVIEW 8.6下載
- 未知 | 65988次下載 | 10 積分
評(píng)論