資料介紹
These are exciting times for the system level designer/researcher. The world
seems to burgeon with embedded systems. Consumers demand superior electronic
products more often than ever before. Moore’s law continues to be valid
40 years after it was first stated, allowing the adventurous to design with billions
of transistors. Demanding managers require products in shorter time than
previously. All of this has led to an unending search for superior methods and
tools to design embedded systems.
Interminable appetite by consumers for portable embedded systems has
continued to churn out chips with ever growing functionality. Soaring nonrecurring
engineering costs of chips has forced designers towards large scale
chips which exhibit computation capability along with communication protocols.
These designs are expected to be flexible by being software upgradeable,
reduce time to market by being rapidly verifiable, and produced in large volumes
to reduce the cost per chip. To truly make such systems ubiquitous, it is
necessary to reduce the power consumed by such a system. These often conflicting
demands have meant that chips have to exhibit smaller footprint and
consume less power. For a long time now, the narrowing feature sizes of chips
and continuously reducing supply voltages were sufficient to satisfy the size
and power demands. Unfortunately, this trend towards smaller feature sizes
and lower supply voltages is slowing due to physical limitations. This has led
to looking at system level methods to reduce power in embedded systems.
Unlike circuit level methods to reduce power, system level methods often
allow a plethora of techniques to be applied at various levels. Often these
xvassuming that the designer has sufficient time. Some of these techniques are
at the architecture level-such as application specific processors, some are
run-time techniques-which respond to the workload by switching voltage and
frequency, some are at design time-such as compiler techniques which allow
lower power consumption of the compiled code.
Time is indeed changing the way we design systems. Reducing design time
and the size of a design team are increasingly crucial. Numerous tools and
methods are available to educated designer. Many of these are point tools,
though several tool vendors work tirelessly towards making these point tools
interoperable so that seamless design flows can be created, which are useable
by designers, increasing productivity several times. While such design flows
from the RTL level down are quite mature, the design tools and flows at the
system level are still evolving and will evolve for some time to come. Research
in this area is very much alive at this time and will be for the foreseeable future.
This book examines system level design techniques, which allow the automation
of system level designs, with a particular emphasis towards low
power. We expect researchers, graduate students and system level designers
to benefit from this book. The authors of the individual chapters are all well
known researchers in their respective fields.
- 嵌入式處理器
- 嵌入式處理器
- 嵌入式處理器
- Blackfin雙核嵌入式處理器
- 使用ARM實現(xiàn)嵌入式處理器的最小系統(tǒng) 16次下載
- 嵌入式系統(tǒng)教程之嵌入式處理器的詳細(xì)資料說明 18次下載
- DSP與嵌入式處理器基本原理 3次下載
- 多篇嵌入式處理器應(yīng)用 15次下載
- ARM嵌入式處理器結(jié)構(gòu)與應(yīng)用基礎(chǔ) 9次下載
- 嵌入式處理器和DSP選型指南 20次下載
- 嵌入式處理器設(shè)計應(yīng)用論文集 0次下載
- 嵌入式處理器和DSP選型指南 97次下載
- 嵌入式處理器選型 64次下載
- Nios II 嵌入式處理器 7.1 的新特性
- 32位嵌入式處理器應(yīng)用狀況及前景分析
- 嵌入式處理器簡介和種類 1085次閱讀
- 如何設(shè)置VS代碼配置來調(diào)試嵌入式處理器 1535次閱讀
- 如何保護(hù)RISC-V上的嵌入式處理器 1877次閱讀
- 基于嵌入式處理器S698-T芯片實現(xiàn)機(jī)器人移動平臺電控系統(tǒng)的設(shè)計 4117次閱讀
- 基于嵌入式處理器EP7211實現(xiàn)二合一PDA系統(tǒng)的功能設(shè)計 1841次閱讀
- 嵌入式處理器與AI芯片的差異 2095次閱讀
- 關(guān)于嵌入式處理器的在線調(diào)試方法 1253次閱讀
- Intel嵌入式處理器的相關(guān)基礎(chǔ)知識 1320次閱讀
- 嵌入式處理器中cache數(shù)據(jù)不一致性的解決方法 3485次閱讀
- 基于嵌入式處理器的Virtex FPGA板級支持包設(shè)計 913次閱讀
- 干貨!使用嵌入式處理器對可編程邏輯器件重編程 1682次閱讀
- 如何實現(xiàn)嵌入式處理器的低功耗 工作原理是什么? 3755次閱讀
- 嵌入式處理器匯總_常見的嵌入式處理器對比分析 1.4w次閱讀
- 基于FPGA的嵌入式處理器的浮點系統(tǒng) 1680次閱讀
- 32位嵌入式處理器與8位處理器應(yīng)用開發(fā)的區(qū)別 1579次閱讀
下載排行
本周
- 1TC358743XBG評估板參考手冊
- 1.36 MB | 330次下載 | 免費(fèi)
- 2開關(guān)電源基礎(chǔ)知識
- 5.73 MB | 6次下載 | 免費(fèi)
- 3100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 4嵌入式linux-聊天程序設(shè)計
- 0.60 MB | 3次下載 | 免費(fèi)
- 5基于FPGA的光纖通信系統(tǒng)的設(shè)計與實現(xiàn)
- 0.61 MB | 2次下載 | 免費(fèi)
- 6基于FPGA的C8051F單片機(jī)開發(fā)板設(shè)計
- 0.70 MB | 2次下載 | 免費(fèi)
- 751單片機(jī)窗簾控制器仿真程序
- 1.93 MB | 2次下載 | 免費(fèi)
- 8基于51單片機(jī)的RGB調(diào)色燈程序仿真
- 0.86 MB | 2次下載 | 免費(fèi)
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 2555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33564次下載 | 免費(fèi)
- 3接口電路圖大全
- 未知 | 30323次下載 | 免費(fèi)
- 4開關(guān)電源設(shè)計實例指南
- 未知 | 21548次下載 | 免費(fèi)
- 5電氣工程師手冊免費(fèi)下載(新編第二版pdf電子書)
- 0.00 MB | 15349次下載 | 免費(fèi)
- 6數(shù)字電路基礎(chǔ)pdf(下載)
- 未知 | 13750次下載 | 免費(fèi)
- 7電子制作實例集錦 下載
- 未知 | 8113次下載 | 免費(fèi)
- 8《LED驅(qū)動電路設(shè)計》 溫德爾著
- 0.00 MB | 6653次下載 | 免費(fèi)
總榜
- 1matlab軟件下載入口
- 未知 | 935054次下載 | 免費(fèi)
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537796次下載 | 免費(fèi)
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費(fèi)
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234315次下載 | 免費(fèi)
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費(fèi)
- 6電路仿真軟件multisim 10.0免費(fèi)下載
- 340992 | 191185次下載 | 免費(fèi)
- 7十天學(xué)會AVR單片機(jī)與C語言視頻教程 下載
- 158M | 183278次下載 | 免費(fèi)
- 8proe5.0野火版下載(中文版免費(fèi)下載)
- 未知 | 138040次下載 | 免費(fèi)
評論