資料介紹
The Verilog language is a hardware description language that provides a means of
specifying a digital system at a wide range of levels of abstraction. The language supports
the early conceptual stages of design with its behavioral level of abstraction, and
the later implementation stages with its structural abstractions. The language includes
hierarchical constructs, allowing the designer to control a description’s complexity.
Verilog was originally designed in the winter of 1983/84 as a proprietary verification/
simulation product. Later, several other proprietary analysis tools were developed
around the language, including a fault simulator and a timing analyzer. More recently,
Verilog has also provided the input specification for logic and behavioral synthesis
tools. The Verilog language has been instrumental in providing consistency across
these tools. The language was originally standardized as IEEE standard #1364-1995.
It has recently been revised and standardized as IEEE standard #1364-2001. This
book presents this latest revision of the language, providing material for the beginning
student and advanced user of the language.
It is sometimes difficult to separate the language from the simulator tool because
the dynamic aspects of the language are defined by the way the simulator works. Further,
it is difficult to separate it from a synthesis tool because the semantics of the language
become limited by what a synthesis tool allows in its input specification and
produces as an implementation. Where possible, we have stayed away from simulatorand
synthesis-specific details and concentrated on design specification. But, we have
included enough information to be able to write working executable models.
Verilog –A Tutorial Introduction 1
Getting Started
A Structural Description
Simulating the binaryToESeg Driver
Creating Ports For the Module
Creating a Testbench For a Module
Behavioral Modeling of Combinational Circuits
Procedural Models
Rules for Synthesizing Combinational Circuits
Procedural Modeling of Clocked Sequential Circuits
Modeling Finite State Machines
Rules for Synthesizing Sequential Systems
Non-Blocking Assignment ("<=")
Module Hierarchy
The Counter
A Clock for the System
Tying the Whole Circuit Together
Tying Behavioral and Structural Models Together
- Verilog 模塊基本結(jié)構(gòu) 2次下載
- IEEE Verilog硬件描述語言標準 2次下載
- Verilog HDL入門教程.pdf 117次下載
- Verilog教程之Verilog HDL程序設(shè)計語句和描述方式 47次下載
- Verilog HDL的基礎(chǔ)知識詳細說明 54次下載
- Verilog HDL入門教程之Verilog HDL數(shù)字系統(tǒng)設(shè)計教程 83次下載
- Soft-Designs--FPGA_Hardware 7次下載
- The Verilog Hardware Description Language 0次下載
- VHDL,Verilog,System verilog比較 0次下載
- Verilog的數(shù)字系統(tǒng)設(shè)計(2007年新版) 0次下載
- Verilog Digital System Design 0次下載
- Verilog手冊的公眾責(zé)任 0次下載
- The Verilog PLI Handbook 0次下載
- IEEE標準Verilog硬件描述語言 0次下載
- IEEE Standard Verilog Hardware
- Verilog 與 ASIC 設(shè)計的關(guān)系 Verilog 代碼優(yōu)化技巧 218次閱讀
- Verilog 測試平臺設(shè)計方法 Verilog FPGA開發(fā)指南 360次閱讀
- Verilog與VHDL的比較 Verilog HDL編程技巧 259次閱讀
- 如何自動生成verilog代碼 391次閱讀
- 二十進制編碼器及Verilog HDL描述 Verilog HDL程序的基本結(jié)構(gòu)及特點 3054次閱讀
- 全新的硬件配置工具Vector Hardware Manager 4330次閱讀
- Verilog程序編寫規(guī)范 4005次閱讀
- Verilog的程序框架案例 1410次閱讀
- Verilog系統(tǒng)函數(shù)和邊沿檢測 2391次閱讀
- 關(guān)于Verilog語言標準層次問題 5025次閱讀
- verilog是什么_verilog的用途和特征是什么 4.5w次閱讀
- 關(guān)于verilog的學(xué)習(xí)經(jīng)驗簡單分享 2901次閱讀
- vhdl和verilog的區(qū)別_vhdl和verilog哪個好? 12.3w次閱讀
- verilog語言基本語句_verilog語言詞匯大全 9.5w次閱讀
- 初學(xué)者學(xué)習(xí)Verilog HDL的步驟和經(jīng)驗技巧 3.6w次閱讀
下載排行
本周
- 1電子電路原理第七版PDF電子教材免費下載
- 0.00 MB | 1491次下載 | 免費
- 2單片機典型實例介紹
- 18.19 MB | 95次下載 | 1 積分
- 3S7-200PLC編程實例詳細資料
- 1.17 MB | 27次下載 | 1 積分
- 4筆記本電腦主板的元件識別和講解說明
- 4.28 MB | 18次下載 | 4 積分
- 5開關(guān)電源原理及各功能電路詳解
- 0.38 MB | 11次下載 | 免費
- 6100W短波放大電路圖
- 0.05 MB | 4次下載 | 3 積分
- 7基于單片機和 SG3525的程控開關(guān)電源設(shè)計
- 0.23 MB | 4次下載 | 免費
- 8基于AT89C2051/4051單片機編程器的實驗
- 0.11 MB | 4次下載 | 免費
本月
- 1OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 2PADS 9.0 2009最新版 -下載
- 0.00 MB | 66304次下載 | 免費
- 3protel99下載protel99軟件下載(中文版)
- 0.00 MB | 51209次下載 | 免費
- 4LabView 8.0 專業(yè)版下載 (3CD完整版)
- 0.00 MB | 51043次下載 | 免費
- 5555集成電路應(yīng)用800例(新編版)
- 0.00 MB | 33562次下載 | 免費
- 6接口電路圖大全
- 未知 | 30320次下載 | 免費
- 7Multisim 10下載Multisim 10 中文版
- 0.00 MB | 28588次下載 | 免費
- 8開關(guān)電源設(shè)計實例指南
- 未知 | 21539次下載 | 免費
總榜
- 1matlab軟件下載入口
- 未知 | 935053次下載 | 免費
- 2protel99se軟件下載(可英文版轉(zhuǎn)中文版)
- 78.1 MB | 537793次下載 | 免費
- 3MATLAB 7.1 下載 (含軟件介紹)
- 未知 | 420026次下載 | 免費
- 4OrCAD10.5下載OrCAD10.5中文版軟件
- 0.00 MB | 234313次下載 | 免費
- 5Altium DXP2002下載入口
- 未知 | 233046次下載 | 免費
- 6電路仿真軟件multisim 10.0免費下載
- 340992 | 191183次下載 | 免費
- 7十天學(xué)會AVR單片機與C語言視頻教程 下載
- 158M | 183277次下載 | 免費
- 8proe5.0野火版下載(中文版免費下載)
- 未知 | 138039次下載 | 免費
評論