一区二区三区三上|欧美在线视频五区|国产午夜无码在线观看视频|亚洲国产裸体网站|无码成年人影视|亚洲AV亚洲AV|成人开心激情五月|欧美性爱内射视频|超碰人人干人人上|一区二区无码三区亚洲人区久久精品

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

ADF4383 adi

數(shù)據(jù):

Fundamental VCO frequency range: 10 GHz to 20 GHz VCO phase noise improvement of up to 3 dB as compared to ADF4382? Integrated RMS jitter at 20 GHz = 18 fs (integration bandwidth: 100 Hz to 100 MHz) Integrated RMS jitter at 20 GHz = 31 fs (ADC SNR method) VCO fast calibration time: <2 μs VCO autocalibration time: <100 μs Phase noise floor: ?156 dBc/Hz at 20 GHz PLL specifications ?239 dBc/Hz: normalized in-band phase noise floor (integer mode) ?287 dBc/Hz: normalized 1/f phase noise floor 625 MHz maximum phase/frequency detector input frequency 4.5 GHz reference input frequency Typical spurious fPFD: ?90 dBc Reference to output delay specifications Propagation delay temperature coefficient: 0.06 ps/°C Adjustment step size: <1 ps Multichip output phase alignment 3.3 V and 5 V power supplies ADIsimPLL? loop filter design tool support 7 mm × 7 mm, 48-terminal LGA ?40°C to +105°C operating temperature The ADF4383 is a high performance, ultra-low jitter, fractional-Nphased-locked loop (PLL) with an integrated voltage controlledoscillator (VCO) ideally suited for local oscillator (LO) generationfor 5G applications or data converter clock applications. The highperformance PLL has a figure of merit of ?239 dBc/Hz, low 1/fnoise and high PFD frequency of 625 MHz in integer mode that canachieve ultra-low in-band noise and integrated jitter. The ADF4383can generate frequencies in a fundamental octave range of 10 GHzto 20 GHz, thereby eliminating the need for subharmonic filters. Theoutput dividers on the ADF4383 allows a complete output frequencyrange to be generated from 625 MHz to 20 GHz.For multiple data converter clock applications, the ADF4383 automaticallyaligns its output to the input reference edge by includingthe output divider in the PLL feedback loop. For applicationsthat require deterministic delay or delay adjustment capability, aprogrammable reference to output delay with <1 ps resolution isprovided. The reference to output delay matching across multipledevices and over temperature allows predictable and precise multichipalignment.The simplicity of the ADF4383 block diagram eases developmenttime with a simplified serial peripheral interface (SPI) register map,external SYNC input, and repeatable multichip alignment in bothinteger and fractional mode.APPLICATIONSHigh performance data converter clocking Wireless infrastructure (MC-GSM, 5G, 6G) Test and measurement