一区二区三区三上|欧美在线视频五区|国产午夜无码在线观看视频|亚洲国产裸体网站|无码成年人影视|亚洲AV亚洲AV|成人开心激情五月|欧美性爱内射视频|超碰人人干人人上|一区二区无码三区亚洲人区久久精品

0
  • 聊天消息
  • 系統(tǒng)消息
  • 評(píng)論與回復(fù)
登錄后你可以
  • 下載海量資料
  • 學(xué)習(xí)在線課程
  • 觀看技術(shù)視頻
  • 寫文章/發(fā)帖/加入社區(qū)
會(huì)員中心
創(chuàng)作中心

完善資料讓更多小伙伴認(rèn)識(shí)你,還能領(lǐng)取20積分哦,立即完善>

3天內(nèi)不再提示

AD9522-5 12 LVDS/24 CMOS Output Clock Generator

數(shù)據(jù):

優(yōu)勢(shì)和特點(diǎn)

  • Low phase noise, phase-locked loop (PLL) (Please see data sheet for additional details.)
  • Twelve 800 MHz LVDS outputs divided into 4 groups (Please see data sheet for additional details.)
  • Automatic synchronization of all outputs on power-up
  • Manual synchronization of outputs as needed
  • SPI- and I2C-compatible serial control port
  • 64-lead LFCSP
  • Nonvolatile EEPROM stores configuration settings

產(chǎn)品詳情

The AD9522-51 provides a multioutput clock distribution function with subpicosecond jitter performance, along with an on-chip PLL that can be used with an external VCO.???

The AD9522 serial interface supports both SPI and I2C? ports. An in-package EEPROM can be programmed through the serial interface and store user-defined register settings for power-up and chip reset.

The AD9522 features 12 LVDS outputs in four groups. Any of the 800 MHz LVDS outputs can be reconfigured as two 250 MHz CMOS outputs.

Each group of outputs has a divider that allows both the divide ratio (from 1 to 32) and the phase (coarse delay) to be set.

The AD9522 is available in a 64-lead LFCSP and can be operated from a single 3.3 V supply. The external VCO can have an operating voltage up to 5.5 V.

The AD9522 is specified for operation over the standard industrial range of ?40°C to +85°C.

The AD9520-5 is an equivalent part to the AD9522-5 featuring LVPECL/CMOS drivers instead of LVDS/CMOS drivers.

1The AD9522 is used throughout this data sheet to refer to all the members of the AD9522 family. However, when AD9522-5 is used, it is referring to that specific member of the AD9522 family.

Applications

  • Low jitter, low phase noise clock distribution
  • Clock generation and translation for SONET, 10Ge, 10G FC, and other 10 Gbps protocols
  • Forward error correction (G.710)
  • Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEs
  • High performance wireless transceivers
  • ATE and high performance instrumentation
  • Broadband infrastructures

方框圖





技術(shù)文檔

數(shù)據(jù)手冊(cè)(1)
元器件購(gòu)買 AD9522-5 相關(guān)庫(kù)存

相關(guān)閱讀